O.P.Code: 23EC0403

**R23** 

H.T.No.

## SIDDHARTH INSTITUTE OF ENGINEERING & TECHNOLOGY:: PUTTUR (AUTONOMOUS)

## B.Tech. II Year I Semester Regular Examinations February-2025 DIGITAL CIRCUITS DESIGN

(Electronics & Communications Engineering)

| (Electronics & Communications Engineering) |   |                                                                              |                 |            |             |
|--------------------------------------------|---|------------------------------------------------------------------------------|-----------------|------------|-------------|
| Time: 3 Hours                              |   |                                                                              | Max.            | Mark       | s: 70       |
| PART-A                                     |   |                                                                              |                 |            |             |
|                                            |   | (Answer all the Questions $10 \times 2 = 20$ Marks)                          |                 |            |             |
| 1                                          | a | Write the truth table for $F=(A+B)(C+D)$ .                                   | CO <sub>1</sub> | L2         | 2M          |
|                                            | b | List out the types of number systems with one example for each.              | CO <sub>1</sub> | <b>L2</b>  | 2M          |
|                                            | c | Define a Combinational Circuit and draw its block diagram.                   | CO <sub>4</sub> | L1         | 2M          |
|                                            | d | List the applications of encoder and decoder.                                | CO <sub>4</sub> | L1         | <b>2M</b>   |
|                                            | e | Explain about the module representation of logic circuits in Verilog.        | CO <sub>6</sub> | L1         | <b>2M</b>   |
|                                            | f | Differentiate between Verilog and VHDL.                                      | CO6             | <b>L</b> 4 | 2M          |
|                                            | g | What is sequential circuit?                                                  | CO4             | L1         | 2M          |
|                                            | h | Difference between Latch and Flip-flop.                                      | CO4             | L4         | 2M          |
|                                            | i | State the types of ROM.                                                      | CO <sub>5</sub> | L1         | 2M          |
|                                            | j | List the major differences between PLA and PAL.                              | CO <sub>5</sub> | L1         | <b>2M</b>   |
|                                            |   | PART-B                                                                       |                 |            |             |
|                                            |   | (Answer all Five Units $5 \times 10 = 50$ Marks)  UNIT-I                     |                 |            |             |
| 2                                          | a | Convert the following numbers:                                               | CO1             | L1         | 5M          |
|                                            |   | i) $(AB)_{16}=()_2$ ii) $(1234)_8=()_{16}$                                   |                 |            |             |
|                                            | b | Explain about the Binary Codes in detail.                                    | CO1             | <b>L2</b>  | <b>5M</b>   |
|                                            |   | OR                                                                           |                 |            |             |
| 3                                          | a | Simplify the expression in S O P form using don't cares.                     | CO <sub>2</sub> | <b>L4</b>  | <b>5M</b>   |
|                                            |   | $Y = \Sigma (4,5,6,8,9) + d \Sigma (3,7,10,11,14,15)$                        |                 |            |             |
|                                            | b | State and prove the following Boolean laws:                                  | CO <sub>2</sub> | L3         | <b>5M</b>   |
|                                            |   | i) Commutative ii) Associative                                               |                 |            |             |
|                                            |   | UNIT-II                                                                      |                 |            |             |
| 4                                          | a | Design & implement Half Adder and Half subtractor logic circuit using truth  | CO <sub>4</sub> | L3         | 5M          |
|                                            |   | table.                                                                       |                 |            |             |
|                                            | b | Explain the working of a Carry- Look ahead adder.                            | CO <sub>4</sub> | L2         | <b>5M</b>   |
|                                            |   | OR                                                                           |                 |            |             |
| 5                                          | a | Define Demultiplexer? Design an 1:8 demultiplexer using two 1:4              | CO <sub>4</sub> | L3         | <b>5M</b>   |
|                                            |   | demultiplexer.                                                               |                 |            |             |
|                                            | b | Draw the circuit for 3 to 8 decoder and explain.                             | CO4             | <b>L2</b>  | <b>5M</b>   |
|                                            |   | UNIT-III                                                                     |                 |            |             |
| 6                                          |   | Explain about the Hierarchial Verilog code with an example.                  | CO6             | L1         | <b>10M</b>  |
|                                            |   | OR                                                                           | 000             |            | TOTVI       |
| 7                                          | a | Write an Verilog code for Half Adder and Full Subtractor with the help of    | CO6             | L1         | 5M          |
|                                            |   | Truth tables.                                                                |                 |            |             |
|                                            | b | State the importance of CAD Tools in HDL.                                    | CO6             | L1         | 5M          |
|                                            |   | UNIT-IV                                                                      |                 |            |             |
| 8                                          | a | Design T Flip Flop using JK Flip-Flop and explain its logic diagram.         | CO4             | L3         | 5M          |
| U                                          |   | Explain the working principle of RS Flip-Flop with the help of logic Diagram | CO4             | L2         | 5M          |
|                                            | D | and give its Characteristic Table and Graphic symbol.                        | CO4             | 1.74       | 5141        |
|                                            |   | OR                                                                           |                 |            |             |
| 9                                          |   | Define a Shift register and explain its types.                               | CO4             | L2         | 10 <b>M</b> |
|                                            |   |                                                                              | 001             |            | 101/1       |
| 4.0                                        |   | UNIT-V                                                                       |                 | _          |             |
| 10                                         |   | Explain and Design a Sequence Detector.                                      | CO <sub>2</sub> | <b>L2</b>  | 10M         |
| 4.5                                        |   | OR                                                                           | ~~-             |            | 40          |
| 11                                         |   | Illustrate the PAL for the following Boolean functions.                      | CO5             | L3         | 10M         |
|                                            |   | (i) $A(w,x,y,z) = \sum_{x \in A} (0.2,6,7,8,9,12,13)$                        |                 |            |             |
|                                            |   | (ii) $B(w,x,y,z)$ ) = $\Sigma m(0,2,6,7,8,9,12,13,14)$                       |                 |            |             |
|                                            |   | *** END ***                                                                  |                 |            |             |

本な